Aggiunti moduli Swap, TwoComplement, OperationCheck
This commit is contained in:
Binary file not shown.
18
FullAdder.vhd
Normal file
18
FullAdder.vhd
Normal file
@@ -0,0 +1,18 @@
|
||||
library IEEE;
|
||||
use IEEE.STD_LOGIC_1164.ALL;
|
||||
|
||||
entity FullAdder is
|
||||
port(
|
||||
X, Y, C_IN : in std_logic;
|
||||
S, C_OUT : out std_logic
|
||||
);
|
||||
end FullAdder;
|
||||
|
||||
architecture FullAdderArch of FullAdder is
|
||||
|
||||
begin
|
||||
S <= C_IN xor X xor Y;
|
||||
C_OUT <= (C_IN and X) or (C_IN and Y) or (X and Y);
|
||||
|
||||
end FullAdderArch;
|
||||
|
||||
97
FullAdderTest.vhd
Normal file
97
FullAdderTest.vhd
Normal file
@@ -0,0 +1,97 @@
|
||||
LIBRARY ieee;
|
||||
USE ieee.std_logic_1164.ALL;
|
||||
|
||||
-- Uncomment the following library declaration if using
|
||||
-- arithmetic functions with Signed or Unsigned values
|
||||
--USE ieee.numeric_std.ALL;
|
||||
|
||||
ENTITY FullAdderTest IS
|
||||
END FullAdderTest;
|
||||
|
||||
ARCHITECTURE behavior OF FullAdderTest IS
|
||||
|
||||
-- Component Declaration for the Unit Under Test (UUT)
|
||||
|
||||
COMPONENT FullAdder
|
||||
PORT(
|
||||
X : IN std_logic;
|
||||
Y : IN std_logic;
|
||||
C_IN : IN std_logic;
|
||||
S : OUT std_logic;
|
||||
C_OUT : OUT std_logic
|
||||
);
|
||||
END COMPONENT;
|
||||
|
||||
|
||||
--Inputs
|
||||
signal X : std_logic := '0';
|
||||
signal Y : std_logic := '0';
|
||||
signal C_IN : std_logic := '0';
|
||||
|
||||
--Outputs
|
||||
signal S : std_logic;
|
||||
signal C_OUT : std_logic;
|
||||
signal clock : std_logic;
|
||||
-- No clocks detected in port list. Replace clock below with
|
||||
-- appropriate port name
|
||||
|
||||
constant clock_period : time := 10 ns;
|
||||
|
||||
BEGIN
|
||||
|
||||
-- Instantiate the Unit Under Test (UUT)
|
||||
uut: FullAdder PORT MAP (
|
||||
X => X,
|
||||
Y => Y,
|
||||
C_IN => C_IN,
|
||||
S => S,
|
||||
C_OUT => C_OUT
|
||||
);
|
||||
|
||||
-- Clock process definitions
|
||||
clock_process :process
|
||||
begin
|
||||
clock <= '0';
|
||||
wait for clock_period/2;
|
||||
clock <= '1';
|
||||
wait for clock_period/2;
|
||||
end process;
|
||||
|
||||
|
||||
test_process :process
|
||||
begin
|
||||
X <= '0';
|
||||
Y <= '0';
|
||||
C_IN <= '0';
|
||||
wait for clock_period;
|
||||
X <= '1';
|
||||
Y <= '0';
|
||||
C_IN <= '0';
|
||||
wait for clock_period;
|
||||
X <= '0';
|
||||
Y <= '1';
|
||||
C_IN <= '0';
|
||||
wait for clock_period;
|
||||
X <= '0';
|
||||
Y <= '0';
|
||||
C_IN <= '1';
|
||||
wait for clock_period;
|
||||
X <= '1';
|
||||
Y <= '1';
|
||||
C_IN <= '0';
|
||||
wait for clock_period;
|
||||
X <= '1';
|
||||
Y <= '0';
|
||||
C_IN <= '1';
|
||||
wait for clock_period;
|
||||
X <= '0';
|
||||
Y <= '1';
|
||||
C_IN <= '1';
|
||||
wait for clock_period;
|
||||
X <= '1';
|
||||
Y <= '1';
|
||||
C_IN <= '1';
|
||||
wait for clock_period;
|
||||
end process;
|
||||
|
||||
END;
|
||||
BIN
FullAdderTest_isim_beh.exe
Normal file
BIN
FullAdderTest_isim_beh.exe
Normal file
Binary file not shown.
BIN
FullAdderTest_isim_beh.wdb
Normal file
BIN
FullAdderTest_isim_beh.wdb
Normal file
Binary file not shown.
@@ -42,15 +42,47 @@
|
||||
<association xil_pn:name="PostTranslateSimulation" xil_pn:seqID="96"/>
|
||||
</file>
|
||||
<file xil_pn:name="Comparator.vhd" xil_pn:type="FILE_VHDL">
|
||||
<association xil_pn:name="BehavioralSimulation" xil_pn:seqID="1"/>
|
||||
<association xil_pn:name="Implementation" xil_pn:seqID="1"/>
|
||||
<association xil_pn:name="BehavioralSimulation" xil_pn:seqID="0"/>
|
||||
<association xil_pn:name="Implementation" xil_pn:seqID="0"/>
|
||||
</file>
|
||||
<file xil_pn:name="ComparatorTest.vhd" xil_pn:type="FILE_VHDL">
|
||||
<association xil_pn:name="BehavioralSimulation" xil_pn:seqID="2"/>
|
||||
<association xil_pn:name="BehavioralSimulation" xil_pn:seqID="0"/>
|
||||
<association xil_pn:name="PostMapSimulation" xil_pn:seqID="128"/>
|
||||
<association xil_pn:name="PostRouteSimulation" xil_pn:seqID="128"/>
|
||||
<association xil_pn:name="PostTranslateSimulation" xil_pn:seqID="128"/>
|
||||
</file>
|
||||
<file xil_pn:name="PrepareForShift.vhd" xil_pn:type="FILE_VHDL">
|
||||
<association xil_pn:name="BehavioralSimulation" xil_pn:seqID="0"/>
|
||||
<association xil_pn:name="Implementation" xil_pn:seqID="0"/>
|
||||
</file>
|
||||
<file xil_pn:name="Swap.vhd" xil_pn:type="FILE_VHDL">
|
||||
<association xil_pn:name="BehavioralSimulation" xil_pn:seqID="0"/>
|
||||
<association xil_pn:name="Implementation" xil_pn:seqID="0"/>
|
||||
</file>
|
||||
<file xil_pn:name="SwapTest.vhd" xil_pn:type="FILE_VHDL">
|
||||
<association xil_pn:name="BehavioralSimulation" xil_pn:seqID="0"/>
|
||||
<association xil_pn:name="PostMapSimulation" xil_pn:seqID="160"/>
|
||||
<association xil_pn:name="PostRouteSimulation" xil_pn:seqID="160"/>
|
||||
<association xil_pn:name="PostTranslateSimulation" xil_pn:seqID="160"/>
|
||||
</file>
|
||||
<file xil_pn:name="TwoComplement.vhd" xil_pn:type="FILE_VHDL">
|
||||
<association xil_pn:name="BehavioralSimulation" xil_pn:seqID="0"/>
|
||||
<association xil_pn:name="Implementation" xil_pn:seqID="0"/>
|
||||
</file>
|
||||
<file xil_pn:name="OperationCheck.vhd" xil_pn:type="FILE_VHDL">
|
||||
<association xil_pn:name="BehavioralSimulation" xil_pn:seqID="0"/>
|
||||
<association xil_pn:name="Implementation" xil_pn:seqID="0"/>
|
||||
</file>
|
||||
<file xil_pn:name="FullAdder.vhd" xil_pn:type="FILE_VHDL">
|
||||
<association xil_pn:name="BehavioralSimulation" xil_pn:seqID="1"/>
|
||||
<association xil_pn:name="Implementation" xil_pn:seqID="1"/>
|
||||
</file>
|
||||
<file xil_pn:name="FullAdderTest.vhd" xil_pn:type="FILE_VHDL">
|
||||
<association xil_pn:name="BehavioralSimulation" xil_pn:seqID="2"/>
|
||||
<association xil_pn:name="PostMapSimulation" xil_pn:seqID="195"/>
|
||||
<association xil_pn:name="PostRouteSimulation" xil_pn:seqID="195"/>
|
||||
<association xil_pn:name="PostTranslateSimulation" xil_pn:seqID="195"/>
|
||||
</file>
|
||||
</files>
|
||||
|
||||
<properties>
|
||||
@@ -171,9 +203,9 @@
|
||||
<property xil_pn:name="ISim UUT Instance Name" xil_pn:value="UUT" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Ignore User Timing Constraints Map" xil_pn:value="false" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Ignore User Timing Constraints Par" xil_pn:value="false" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Implementation Top" xil_pn:value="Architecture|Comparator|ComparatorArch" xil_pn:valueState="non-default"/>
|
||||
<property xil_pn:name="Implementation Top File" xil_pn:value="Comparator.vhd" xil_pn:valueState="non-default"/>
|
||||
<property xil_pn:name="Implementation Top Instance Path" xil_pn:value="/Comparator" xil_pn:valueState="non-default"/>
|
||||
<property xil_pn:name="Implementation Top" xil_pn:value="Architecture|FullAdder|FullAdderArch" xil_pn:valueState="non-default"/>
|
||||
<property xil_pn:name="Implementation Top File" xil_pn:value="FullAdder.vhd" xil_pn:valueState="non-default"/>
|
||||
<property xil_pn:name="Implementation Top Instance Path" xil_pn:value="/FullAdder" xil_pn:valueState="non-default"/>
|
||||
<property xil_pn:name="Include 'uselib Directive in Verilog File" xil_pn:value="false" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Include SIMPRIM Models in Verilog File" xil_pn:value="false" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Include UNISIM Models in Verilog File" xil_pn:value="false" xil_pn:valueState="default"/>
|
||||
@@ -242,7 +274,7 @@
|
||||
<property xil_pn:name="Other XPWR Command Line Options" xil_pn:value="" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Other XST Command Line Options" xil_pn:value="" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Output Extended Identifiers" xil_pn:value="false" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Output File Name" xil_pn:value="Comparator" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Output File Name" xil_pn:value="FullAdder" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Overwrite Compiled Libraries" xil_pn:value="false" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Pack I/O Registers into IOBs" xil_pn:value="Auto" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Pack I/O Registers/Latches into IOBs" xil_pn:value="Off" xil_pn:valueState="default"/>
|
||||
@@ -257,10 +289,10 @@
|
||||
<property xil_pn:name="Placer Effort Level Map" xil_pn:value="High" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Placer Extra Effort Map" xil_pn:value="None" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Port to be used" xil_pn:value="Auto - default" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Post Map Simulation Model Name" xil_pn:value="Comparator_map.vhd" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Post Place & Route Simulation Model Name" xil_pn:value="Comparator_timesim.vhd" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Post Synthesis Simulation Model Name" xil_pn:value="Comparator_synthesis.vhd" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Post Translate Simulation Model Name" xil_pn:value="Comparator_translate.vhd" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Post Map Simulation Model Name" xil_pn:value="FullAdder_map.vhd" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Post Place & Route Simulation Model Name" xil_pn:value="FullAdder_timesim.vhd" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Post Synthesis Simulation Model Name" xil_pn:value="FullAdder_synthesis.vhd" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Post Translate Simulation Model Name" xil_pn:value="FullAdder_translate.vhd" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Power Reduction Map" xil_pn:value="false" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Power Reduction Map spartan6" xil_pn:value="Off" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Power Reduction Par" xil_pn:value="false" xil_pn:valueState="default"/>
|
||||
@@ -284,7 +316,7 @@
|
||||
<property xil_pn:name="Release Write Enable (Output Events)" xil_pn:value="Default (6)" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Rename Design Instance in Testbench File to" xil_pn:value="UUT" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Rename Top Level Architecture To" xil_pn:value="Structure" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Rename Top Level Entity to" xil_pn:value="Comparator" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Rename Top Level Entity to" xil_pn:value="FullAdder" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Rename Top Level Module To" xil_pn:value="" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Report Fastest Path(s) in Each Constraint" xil_pn:value="true" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Report Fastest Path(s) in Each Constraint Post Trace" xil_pn:value="true" xil_pn:valueState="default"/>
|
||||
@@ -308,8 +340,8 @@
|
||||
<property xil_pn:name="Run for Specified Time Translate" xil_pn:value="true" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Safe Implementation" xil_pn:value="No" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Security" xil_pn:value="Enable Readback and Reconfiguration" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Selected Module Instance Name" xil_pn:value="/ComparatorTest" xil_pn:valueState="non-default"/>
|
||||
<property xil_pn:name="Selected Simulation Root Source Node Behavioral" xil_pn:value="work.ComparatorTest" xil_pn:valueState="non-default"/>
|
||||
<property xil_pn:name="Selected Module Instance Name" xil_pn:value="/FullAdderTest" xil_pn:valueState="non-default"/>
|
||||
<property xil_pn:name="Selected Simulation Root Source Node Behavioral" xil_pn:value="work.FullAdderTest" xil_pn:valueState="non-default"/>
|
||||
<property xil_pn:name="Selected Simulation Root Source Node Post-Map" xil_pn:value="" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Selected Simulation Root Source Node Post-Route" xil_pn:value="" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Selected Simulation Root Source Node Post-Translate" xil_pn:value="" xil_pn:valueState="default"/>
|
||||
@@ -328,7 +360,7 @@
|
||||
<property xil_pn:name="Slice Packing" xil_pn:value="true" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Slice Utilization Ratio" xil_pn:value="100" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Specify 'define Macro Name and Value" xil_pn:value="" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Specify Top Level Instance Names Behavioral" xil_pn:value="work.ComparatorTest" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Specify Top Level Instance Names Behavioral" xil_pn:value="work.FullAdderTest" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Specify Top Level Instance Names Post-Map" xil_pn:value="Default" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Specify Top Level Instance Names Post-Route" xil_pn:value="Default" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="Specify Top Level Instance Names Post-Translate" xil_pn:value="Default" xil_pn:valueState="default"/>
|
||||
@@ -383,7 +415,7 @@
|
||||
<!-- -->
|
||||
<!-- The following properties are for internal use only. These should not be modified.-->
|
||||
<!-- -->
|
||||
<property xil_pn:name="PROP_BehavioralSimTop" xil_pn:value="Architecture|ComparatorTest|behavior" xil_pn:valueState="non-default"/>
|
||||
<property xil_pn:name="PROP_BehavioralSimTop" xil_pn:value="Architecture|FullAdderTest|behavior" xil_pn:valueState="non-default"/>
|
||||
<property xil_pn:name="PROP_DesignName" xil_pn:value="" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="PROP_DevFamilyPMName" xil_pn:value="aspartan6" xil_pn:valueState="default"/>
|
||||
<property xil_pn:name="PROP_FPGAConfiguration" xil_pn:value="FPGAConfiguration" xil_pn:valueState="default"/>
|
||||
|
||||
18
OperationCheck.vhd
Normal file
18
OperationCheck.vhd
Normal file
@@ -0,0 +1,18 @@
|
||||
library IEEE;
|
||||
use IEEE.STD_LOGIC_1164.ALL;
|
||||
|
||||
entity OperationCheck is
|
||||
port(
|
||||
X_SIGN, Y_SIGN : in std_logic;
|
||||
OP, RES_SIGN : out std_logic
|
||||
);
|
||||
end OperationCheck;
|
||||
|
||||
architecture OperationCheckArch of OperationCheck is
|
||||
|
||||
begin
|
||||
OP <= X_SIGN xor Y_SIGN;
|
||||
RES_SIGN <= X_SIGN;
|
||||
|
||||
end OperationCheckArch;
|
||||
|
||||
42
PrepareForShift.vhd
Normal file
42
PrepareForShift.vhd
Normal file
@@ -0,0 +1,42 @@
|
||||
library IEEE;
|
||||
use IEEE.STD_LOGIC_1164.ALL;
|
||||
|
||||
entity PrepareForShift is
|
||||
port(
|
||||
X, Y: in std_logic_vector(31 downto 0);
|
||||
DIFF_EXP: out std_logic_vector(8 downto 0);
|
||||
SW: out std_logic
|
||||
);
|
||||
end PrepareForShift;
|
||||
|
||||
architecture PrepareForShiftArch of PrepareForShift is
|
||||
signal LT: std_logic;
|
||||
signal EQ: std_logic;
|
||||
|
||||
component Comparator is
|
||||
generic( BITCOUNT: integer := 8 );
|
||||
port(
|
||||
xT, yT: in std_logic_vector((BITCOUNT-1) downto 0);
|
||||
needSwap: out std_logic
|
||||
);
|
||||
end component;
|
||||
|
||||
begin
|
||||
C: Comparator
|
||||
port map (xT => X(22 downto 0), yT => Y(22 downto 0), needSwap => LT);
|
||||
|
||||
--istaziare sommatore la cui uscita va mappata in X(31 downto 23), Y(31 downto 23), DIFF_EXP
|
||||
|
||||
EQ <= '0';
|
||||
|
||||
O: process (DIFF_EXP)
|
||||
begin
|
||||
for i in 8 downto 0 loop
|
||||
EQ <= EQ or DIFF_EXP(i);
|
||||
end loop;
|
||||
end process;
|
||||
|
||||
SW <= DIFF_EXP(8) or (EQ and LT);
|
||||
|
||||
end PrepareForShiftArch;
|
||||
|
||||
27
Swap.vhd
Normal file
27
Swap.vhd
Normal file
@@ -0,0 +1,27 @@
|
||||
library IEEE;
|
||||
use IEEE.STD_LOGIC_1164.ALL;
|
||||
|
||||
entity Swap is
|
||||
generic(BITCOUNT : integer := 8);
|
||||
port(
|
||||
X_IN, Y_IN : in std_logic_vector((BITCOUNT-1) downto 0);
|
||||
SW : in std_logic;
|
||||
X_OUT, Y_OUT : out std_logic_vector((BITCOUNT-1) downto 0)
|
||||
);
|
||||
end Swap;
|
||||
|
||||
architecture SwapArch of Swap is
|
||||
|
||||
begin
|
||||
SWAP_PRO: process(X_IN, Y_IN, SW)
|
||||
begin
|
||||
for i in (BITCOUNT-1) downto 0 loop
|
||||
|
||||
X_OUT(i) <= (not(SW) and X_IN(i)) or (SW and Y_IN(i));
|
||||
Y_OUT(i) <= (not(SW) and Y_IN(i)) or (SW and X_IN(i));
|
||||
|
||||
end loop;
|
||||
end process;
|
||||
|
||||
end SwapArch;
|
||||
|
||||
74
SwapTest.vhd
Normal file
74
SwapTest.vhd
Normal file
@@ -0,0 +1,74 @@
|
||||
LIBRARY ieee;
|
||||
USE ieee.std_logic_1164.ALL;
|
||||
|
||||
-- Uncomment the following library declaration if using
|
||||
-- arithmetic functions with Signed or Unsigned values
|
||||
--USE ieee.numeric_std.ALL;
|
||||
|
||||
ENTITY SwapTest IS
|
||||
END SwapTest;
|
||||
|
||||
ARCHITECTURE behavior OF SwapTest IS
|
||||
|
||||
-- Component Declaration for the Unit Under Test (UUT)
|
||||
|
||||
COMPONENT Swap
|
||||
PORT(
|
||||
X_IN : IN std_logic_vector(7 downto 0);
|
||||
Y_IN : IN std_logic_vector(7 downto 0);
|
||||
SW : IN std_logic;
|
||||
X_OUT : OUT std_logic_vector(7 downto 0);
|
||||
Y_OUT : OUT std_logic_vector(7 downto 0)
|
||||
);
|
||||
END COMPONENT;
|
||||
|
||||
|
||||
--Inputs
|
||||
signal X_IN : std_logic_vector(7 downto 0) := "01010101";
|
||||
signal Y_IN : std_logic_vector(7 downto 0) := "10101010";
|
||||
signal SW : std_logic := '1';
|
||||
|
||||
--Outputs
|
||||
signal X_OUT : std_logic_vector(7 downto 0);
|
||||
signal Y_OUT : std_logic_vector(7 downto 0);
|
||||
signal clock : std_logic;
|
||||
-- No clocks detected in port list. Replace clock below with
|
||||
-- appropriate port name
|
||||
|
||||
constant clock_period : time := 10 ns;
|
||||
|
||||
BEGIN
|
||||
|
||||
-- Instantiate the Unit Under Test (UUT)
|
||||
uut: Swap PORT MAP (
|
||||
X_IN => X_IN,
|
||||
Y_IN => Y_IN,
|
||||
SW => SW,
|
||||
X_OUT => X_OUT,
|
||||
Y_OUT => Y_OUT
|
||||
);
|
||||
|
||||
-- Clock process definitions
|
||||
clock_process :process
|
||||
begin
|
||||
clock <= '0';
|
||||
wait for clock_period/2;
|
||||
clock <= '1';
|
||||
wait for clock_period/2;
|
||||
end process;
|
||||
|
||||
|
||||
-- Stimulus process
|
||||
stim_proc: process
|
||||
begin
|
||||
-- hold reset state for 100 ns.
|
||||
wait for 100 ns;
|
||||
|
||||
wait for clock_period*10;
|
||||
|
||||
-- insert stimulus here
|
||||
|
||||
wait;
|
||||
end process;
|
||||
|
||||
END;
|
||||
BIN
SwapTest_isim_beh.exe
Normal file
BIN
SwapTest_isim_beh.exe
Normal file
Binary file not shown.
BIN
SwapTest_isim_beh.wdb
Normal file
BIN
SwapTest_isim_beh.wdb
Normal file
Binary file not shown.
31
TwoComplement.vhd
Normal file
31
TwoComplement.vhd
Normal file
@@ -0,0 +1,31 @@
|
||||
library IEEE;
|
||||
use IEEE.STD_LOGIC_1164.ALL;
|
||||
|
||||
entity TwoComplement is
|
||||
generic(BITCOUNT : integer := 8);
|
||||
port(
|
||||
DIFF_EXP_C2 : in std_logic_vector((BITCOUNT-1) downto 0);
|
||||
DIFF_EXP_ABS : out std_logic_vector((BITCOUNT-2) downto 0);
|
||||
);
|
||||
end TwoComplement;
|
||||
|
||||
architecture TwoComplementArch of TwoComplement is
|
||||
signal S : std_logic;
|
||||
signal M : std_logic_vector((BITCOUNT-2) downto 0);
|
||||
begin
|
||||
S <= DIFF_EXP_C2(BITCOUNT-1);
|
||||
M <= DIFF_EXP_C2((BITCOUNT-2) downto 0);
|
||||
|
||||
C2 : process(DIFF_EXP_C2)
|
||||
begin
|
||||
for i in (BITCOUNT-2) downto 0 loop
|
||||
M(i) <= S xor M(i);
|
||||
end loop;
|
||||
end process;
|
||||
|
||||
--sommare 1 a M se S = '1'
|
||||
|
||||
DIFF_EXP_ABS <= M;
|
||||
|
||||
end TwoComplementArch;
|
||||
|
||||
BIN
TypeCheck_isim_beh.exe
Normal file
BIN
TypeCheck_isim_beh.exe
Normal file
Binary file not shown.
20
fuse.log
20
fuse.log
@@ -1,21 +1,21 @@
|
||||
Running: /opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64/unwrapped/fuse -relaunch -intstyle "ise" -incremental -lib "secureip" -o "/home/ise/gianni/IEEE754Adder/ComparatorTest_isim_beh.exe" -prj "/home/ise/gianni/IEEE754Adder/ComparatorTest_beh.prj" "work.ComparatorTest"
|
||||
Running: /opt/Xilinx/14.7/ISE_DS/ISE/bin/lin64/unwrapped/fuse -relaunch -intstyle "ise" -incremental -lib "secureip" -o "/home/ise/gianni/IEEE754Adder/FullAdderTest_isim_beh.exe" -prj "/home/ise/gianni/IEEE754Adder/FullAdderTest_beh.prj" "work.FullAdderTest"
|
||||
ISim P.20160913 (signature 0xfbc00daa)
|
||||
Number of CPUs detected in this system: 1
|
||||
Turning on mult-threading, number of parallel sub-compilation jobs: 0
|
||||
Determining compilation order of HDL files
|
||||
Parsing VHDL file "/home/ise/gianni/IEEE754Adder/Comparator.vhd" into library work
|
||||
Parsing VHDL file "/home/ise/gianni/IEEE754Adder/ComparatorTest.vhd" into library work
|
||||
Parsing VHDL file "/home/ise/gianni/IEEE754Adder/FullAdder.vhd" into library work
|
||||
Parsing VHDL file "/home/ise/gianni/IEEE754Adder/FullAdderTest.vhd" into library work
|
||||
Starting static elaboration
|
||||
Completed static elaboration
|
||||
Fuse Memory Usage: 95308 KB
|
||||
Fuse CPU Usage: 2480 ms
|
||||
Fuse CPU Usage: 2530 ms
|
||||
Compiling package standard
|
||||
Compiling package std_logic_1164
|
||||
Compiling architecture comparatorarch of entity Comparator [\Comparator(8)\]
|
||||
Compiling architecture behavior of entity comparatortest
|
||||
Compiling architecture fulladderarch of entity FullAdder [fulladder_default]
|
||||
Compiling architecture behavior of entity fulladdertest
|
||||
Time Resolution for simulation is 1ps.
|
||||
Compiled 5 VHDL Units
|
||||
Built simulation executable /home/ise/gianni/IEEE754Adder/ComparatorTest_isim_beh.exe
|
||||
Fuse Memory Usage: 103952 KB
|
||||
Fuse CPU Usage: 2590 ms
|
||||
GCC CPU Usage: 360 ms
|
||||
Built simulation executable /home/ise/gianni/IEEE754Adder/FullAdderTest_isim_beh.exe
|
||||
Fuse Memory Usage: 103940 KB
|
||||
Fuse CPU Usage: 2640 ms
|
||||
GCC CPU Usage: 440 ms
|
||||
|
||||
@@ -1 +1 @@
|
||||
-intstyle "ise" -incremental -lib "secureip" -o "/home/ise/gianni/IEEE754Adder/ComparatorTest_isim_beh.exe" -prj "/home/ise/gianni/IEEE754Adder/ComparatorTest_beh.prj" "work.ComparatorTest"
|
||||
-intstyle "ise" -incremental -lib "secureip" -o "/home/ise/gianni/IEEE754Adder/FullAdderTest_isim_beh.exe" -prj "/home/ise/gianni/IEEE754Adder/FullAdderTest_beh.prj" "work.FullAdderTest"
|
||||
|
||||
72
isim.log
72
isim.log
@@ -1,5 +1,5 @@
|
||||
ISim log file
|
||||
Running: /home/ise/gianni/IEEE754Adder/ComparatorTest_isim_beh.exe -intstyle ise -gui -tclbatch isim.cmd -wdb /home/ise/gianni/IEEE754Adder/ComparatorTest_isim_beh.wdb
|
||||
Running: /home/ise/gianni/IEEE754Adder/FullAdderTest_isim_beh.exe -intstyle ise -gui -tclbatch isim.cmd -wdb /home/ise/gianni/IEEE754Adder/FullAdderTest_isim_beh.wdb
|
||||
ISim P.20160913 (signature 0xfbc00daa)
|
||||
----------------------------------------------------------------------
|
||||
WARNING:Security:42 - Your software subscription period has lapsed. Your current version of Xilinx tools will continue to function, but you no longer qualify for Xilinx software updates or new releases.
|
||||
@@ -18,76 +18,6 @@ ISim P.20160913 (signature 0xfbc00daa)
|
||||
WARNING:Security:42 - Your software subscription period has lapsed. Your current version of Xilinx tools will continue to function, but you no longer qualify for Xilinx software updates or new releases.
|
||||
|
||||
|
||||
----------------------------------------------------------------------
|
||||
This is a Full version of ISim.
|
||||
# run 1000 ns
|
||||
Simulator is doing circuit initialization process.
|
||||
Finished circuit initialization process.
|
||||
ISim P.20160913 (signature 0xfbc00daa)
|
||||
----------------------------------------------------------------------
|
||||
WARNING:Security:42 - Your software subscription period has lapsed. Your current version of Xilinx tools will continue to function, but you no longer qualify for Xilinx software updates or new releases.
|
||||
|
||||
|
||||
----------------------------------------------------------------------
|
||||
This is a Full version of ISim.
|
||||
# run 1000 ns
|
||||
Simulator is doing circuit initialization process.
|
||||
Finished circuit initialization process.
|
||||
ISim P.20160913 (signature 0xfbc00daa)
|
||||
----------------------------------------------------------------------
|
||||
WARNING:Security:42 - Your software subscription period has lapsed. Your current version of Xilinx tools will continue to function, but you no longer qualify for Xilinx software updates or new releases.
|
||||
|
||||
|
||||
----------------------------------------------------------------------
|
||||
This is a Full version of ISim.
|
||||
# run 1000 ns
|
||||
Simulator is doing circuit initialization process.
|
||||
Finished circuit initialization process.
|
||||
ISim P.20160913 (signature 0xfbc00daa)
|
||||
----------------------------------------------------------------------
|
||||
WARNING:Security:42 - Your software subscription period has lapsed. Your current version of Xilinx tools will continue to function, but you no longer qualify for Xilinx software updates or new releases.
|
||||
|
||||
|
||||
----------------------------------------------------------------------
|
||||
This is a Full version of ISim.
|
||||
# run 1000 ns
|
||||
Simulator is doing circuit initialization process.
|
||||
Finished circuit initialization process.
|
||||
ISim P.20160913 (signature 0xfbc00daa)
|
||||
----------------------------------------------------------------------
|
||||
WARNING:Security:42 - Your software subscription period has lapsed. Your current version of Xilinx tools will continue to function, but you no longer qualify for Xilinx software updates or new releases.
|
||||
|
||||
|
||||
----------------------------------------------------------------------
|
||||
This is a Full version of ISim.
|
||||
# run 1000 ns
|
||||
Simulator is doing circuit initialization process.
|
||||
Finished circuit initialization process.
|
||||
ISim P.20160913 (signature 0xfbc00daa)
|
||||
----------------------------------------------------------------------
|
||||
WARNING:Security:42 - Your software subscription period has lapsed. Your current version of Xilinx tools will continue to function, but you no longer qualify for Xilinx software updates or new releases.
|
||||
|
||||
|
||||
----------------------------------------------------------------------
|
||||
This is a Full version of ISim.
|
||||
# run 1000 ns
|
||||
Simulator is doing circuit initialization process.
|
||||
Finished circuit initialization process.
|
||||
ISim P.20160913 (signature 0xfbc00daa)
|
||||
----------------------------------------------------------------------
|
||||
WARNING:Security:42 - Your software subscription period has lapsed. Your current version of Xilinx tools will continue to function, but you no longer qualify for Xilinx software updates or new releases.
|
||||
|
||||
|
||||
----------------------------------------------------------------------
|
||||
This is a Full version of ISim.
|
||||
# run 1000 ns
|
||||
Simulator is doing circuit initialization process.
|
||||
Finished circuit initialization process.
|
||||
ISim P.20160913 (signature 0xfbc00daa)
|
||||
----------------------------------------------------------------------
|
||||
WARNING:Security:42 - Your software subscription period has lapsed. Your current version of Xilinx tools will continue to function, but you no longer qualify for Xilinx software updates or new releases.
|
||||
|
||||
|
||||
----------------------------------------------------------------------
|
||||
This is a Full version of ISim.
|
||||
# run 1000 ns
|
||||
|
||||
BIN
isim/FullAdderTest_isim_beh.exe.sim/FullAdderTest_isim_beh.exe
Normal file
BIN
isim/FullAdderTest_isim_beh.exe.sim/FullAdderTest_isim_beh.exe
Normal file
Binary file not shown.
Binary file not shown.
0
isim/FullAdderTest_isim_beh.exe.sim/isimcrash.log
Normal file
0
isim/FullAdderTest_isim_beh.exe.sim/isimcrash.log
Normal file
28
isim/FullAdderTest_isim_beh.exe.sim/isimkernel.log
Normal file
28
isim/FullAdderTest_isim_beh.exe.sim/isimkernel.log
Normal file
@@ -0,0 +1,28 @@
|
||||
Command line:
|
||||
FullAdderTest_isim_beh.exe
|
||||
-simmode gui
|
||||
-simrunnum 0
|
||||
-socket 51967
|
||||
|
||||
Tue Aug 27 15:05:31 2019
|
||||
|
||||
|
||||
Elaboration Time: 0.11 sec
|
||||
|
||||
Current Memory Usage: 198.607 Meg
|
||||
|
||||
Total Signals : 11
|
||||
Total Nets : 6
|
||||
Total Signal Drivers : 6
|
||||
Total Blocks : 3
|
||||
Total Primitive Blocks : 2
|
||||
Total Processes : 4
|
||||
Total Traceable Variables : 9
|
||||
Total Scalar Nets and Variables : 367
|
||||
|
||||
Total Simulation Time: 0.15 sec
|
||||
|
||||
Current Memory Usage: 276.206 Meg
|
||||
|
||||
Tue Aug 27 15:08:11 2019
|
||||
|
||||
BIN
isim/FullAdderTest_isim_beh.exe.sim/netId.dat
Normal file
BIN
isim/FullAdderTest_isim_beh.exe.sim/netId.dat
Normal file
Binary file not shown.
BIN
isim/FullAdderTest_isim_beh.exe.sim/tmp_save/_1
Normal file
BIN
isim/FullAdderTest_isim_beh.exe.sim/tmp_save/_1
Normal file
Binary file not shown.
@@ -0,0 +1,40 @@
|
||||
/**********************************************************************/
|
||||
/* ____ ____ */
|
||||
/* / /\/ / */
|
||||
/* /___/ \ / */
|
||||
/* \ \ \/ */
|
||||
/* \ \ Copyright (c) 2003-2009 Xilinx, Inc. */
|
||||
/* / / All Right Reserved. */
|
||||
/* /---/ /\ */
|
||||
/* \ \ / \ */
|
||||
/* \___\/\___\ */
|
||||
/***********************************************************************/
|
||||
|
||||
#include "xsi.h"
|
||||
|
||||
struct XSI_INFO xsi_info;
|
||||
|
||||
char *IEEE_P_2592010699;
|
||||
char *STD_STANDARD;
|
||||
|
||||
|
||||
int main(int argc, char **argv)
|
||||
{
|
||||
xsi_init_design(argc, argv);
|
||||
xsi_register_info(&xsi_info);
|
||||
|
||||
xsi_register_min_prec_unit(-12);
|
||||
ieee_p_2592010699_init();
|
||||
work_a_1130988942_2801528920_init();
|
||||
work_a_2258021406_2372691052_init();
|
||||
|
||||
|
||||
xsi_register_tops("work_a_2258021406_2372691052");
|
||||
|
||||
IEEE_P_2592010699 = xsi_get_engine_memory("ieee_p_2592010699");
|
||||
xsi_register_ieee_std_logic_1164(IEEE_P_2592010699);
|
||||
STD_STANDARD = xsi_get_engine_memory("std_standard");
|
||||
|
||||
return xsi_run_simulation(argc, argv);
|
||||
|
||||
}
|
||||
Binary file not shown.
@@ -0,0 +1,151 @@
|
||||
/**********************************************************************/
|
||||
/* ____ ____ */
|
||||
/* / /\/ / */
|
||||
/* /___/ \ / */
|
||||
/* \ \ \/ */
|
||||
/* \ \ Copyright (c) 2003-2009 Xilinx, Inc. */
|
||||
/* / / All Right Reserved. */
|
||||
/* /---/ /\ */
|
||||
/* \ \ / \ */
|
||||
/* \___\/\___\ */
|
||||
/***********************************************************************/
|
||||
|
||||
/* This file is designed for use with ISim build 0xfbc00daa */
|
||||
|
||||
#define XSI_HIDE_SYMBOL_SPEC true
|
||||
#include "xsi.h"
|
||||
#include <memory.h>
|
||||
#ifdef __GNUC__
|
||||
#include <stdlib.h>
|
||||
#else
|
||||
#include <malloc.h>
|
||||
#define alloca _alloca
|
||||
#endif
|
||||
static const char *ng0 = "/home/ise/gianni/IEEE754Adder/FullAdder.vhd";
|
||||
extern char *IEEE_P_2592010699;
|
||||
|
||||
unsigned char ieee_p_2592010699_sub_3488546069778340532_503743352(char *, unsigned char , unsigned char );
|
||||
unsigned char ieee_p_2592010699_sub_3488768496604610246_503743352(char *, unsigned char , unsigned char );
|
||||
unsigned char ieee_p_2592010699_sub_3488768497506413324_503743352(char *, unsigned char , unsigned char );
|
||||
|
||||
|
||||
static void work_a_1130988942_2801528920_p_0(char *t0)
|
||||
{
|
||||
char *t1;
|
||||
char *t2;
|
||||
unsigned char t3;
|
||||
char *t4;
|
||||
unsigned char t5;
|
||||
unsigned char t6;
|
||||
char *t7;
|
||||
unsigned char t8;
|
||||
unsigned char t9;
|
||||
char *t10;
|
||||
char *t11;
|
||||
char *t12;
|
||||
char *t13;
|
||||
char *t14;
|
||||
|
||||
LAB0: xsi_set_current_line(14, ng0);
|
||||
|
||||
LAB3: t1 = (t0 + 1352U);
|
||||
t2 = *((char **)t1);
|
||||
t3 = *((unsigned char *)t2);
|
||||
t1 = (t0 + 1032U);
|
||||
t4 = *((char **)t1);
|
||||
t5 = *((unsigned char *)t4);
|
||||
t6 = ieee_p_2592010699_sub_3488768497506413324_503743352(IEEE_P_2592010699, t3, t5);
|
||||
t1 = (t0 + 1192U);
|
||||
t7 = *((char **)t1);
|
||||
t8 = *((unsigned char *)t7);
|
||||
t9 = ieee_p_2592010699_sub_3488768497506413324_503743352(IEEE_P_2592010699, t6, t8);
|
||||
t1 = (t0 + 3488);
|
||||
t10 = (t1 + 56U);
|
||||
t11 = *((char **)t10);
|
||||
t12 = (t11 + 56U);
|
||||
t13 = *((char **)t12);
|
||||
*((unsigned char *)t13) = t9;
|
||||
xsi_driver_first_trans_fast_port(t1);
|
||||
|
||||
LAB2: t14 = (t0 + 3392);
|
||||
*((int *)t14) = 1;
|
||||
|
||||
LAB1: return;
|
||||
LAB4: goto LAB2;
|
||||
|
||||
}
|
||||
|
||||
static void work_a_1130988942_2801528920_p_1(char *t0)
|
||||
{
|
||||
char *t1;
|
||||
char *t2;
|
||||
unsigned char t3;
|
||||
char *t4;
|
||||
unsigned char t5;
|
||||
unsigned char t6;
|
||||
char *t7;
|
||||
unsigned char t8;
|
||||
char *t9;
|
||||
unsigned char t10;
|
||||
unsigned char t11;
|
||||
unsigned char t12;
|
||||
char *t13;
|
||||
unsigned char t14;
|
||||
char *t15;
|
||||
unsigned char t16;
|
||||
unsigned char t17;
|
||||
unsigned char t18;
|
||||
char *t19;
|
||||
char *t20;
|
||||
char *t21;
|
||||
char *t22;
|
||||
char *t23;
|
||||
|
||||
LAB0: xsi_set_current_line(15, ng0);
|
||||
|
||||
LAB3: t1 = (t0 + 1352U);
|
||||
t2 = *((char **)t1);
|
||||
t3 = *((unsigned char *)t2);
|
||||
t1 = (t0 + 1032U);
|
||||
t4 = *((char **)t1);
|
||||
t5 = *((unsigned char *)t4);
|
||||
t6 = ieee_p_2592010699_sub_3488768496604610246_503743352(IEEE_P_2592010699, t3, t5);
|
||||
t1 = (t0 + 1352U);
|
||||
t7 = *((char **)t1);
|
||||
t8 = *((unsigned char *)t7);
|
||||
t1 = (t0 + 1192U);
|
||||
t9 = *((char **)t1);
|
||||
t10 = *((unsigned char *)t9);
|
||||
t11 = ieee_p_2592010699_sub_3488768496604610246_503743352(IEEE_P_2592010699, t8, t10);
|
||||
t12 = ieee_p_2592010699_sub_3488546069778340532_503743352(IEEE_P_2592010699, t6, t11);
|
||||
t1 = (t0 + 1032U);
|
||||
t13 = *((char **)t1);
|
||||
t14 = *((unsigned char *)t13);
|
||||
t1 = (t0 + 1192U);
|
||||
t15 = *((char **)t1);
|
||||
t16 = *((unsigned char *)t15);
|
||||
t17 = ieee_p_2592010699_sub_3488768496604610246_503743352(IEEE_P_2592010699, t14, t16);
|
||||
t18 = ieee_p_2592010699_sub_3488546069778340532_503743352(IEEE_P_2592010699, t12, t17);
|
||||
t1 = (t0 + 3552);
|
||||
t19 = (t1 + 56U);
|
||||
t20 = *((char **)t19);
|
||||
t21 = (t20 + 56U);
|
||||
t22 = *((char **)t21);
|
||||
*((unsigned char *)t22) = t18;
|
||||
xsi_driver_first_trans_fast_port(t1);
|
||||
|
||||
LAB2: t23 = (t0 + 3408);
|
||||
*((int *)t23) = 1;
|
||||
|
||||
LAB1: return;
|
||||
LAB4: goto LAB2;
|
||||
|
||||
}
|
||||
|
||||
|
||||
extern void work_a_1130988942_2801528920_init()
|
||||
{
|
||||
static char *pe[] = {(void *)work_a_1130988942_2801528920_p_0,(void *)work_a_1130988942_2801528920_p_1};
|
||||
xsi_register_didat("work_a_1130988942_2801528920", "isim/FullAdderTest_isim_beh.exe.sim/work/a_1130988942_2801528920.didat");
|
||||
xsi_register_executes(pe);
|
||||
}
|
||||
Binary file not shown.
Binary file not shown.
@@ -0,0 +1,427 @@
|
||||
/**********************************************************************/
|
||||
/* ____ ____ */
|
||||
/* / /\/ / */
|
||||
/* /___/ \ / */
|
||||
/* \ \ \/ */
|
||||
/* \ \ Copyright (c) 2003-2009 Xilinx, Inc. */
|
||||
/* / / All Right Reserved. */
|
||||
/* /---/ /\ */
|
||||
/* \ \ / \ */
|
||||
/* \___\/\___\ */
|
||||
/***********************************************************************/
|
||||
|
||||
/* This file is designed for use with ISim build 0xfbc00daa */
|
||||
|
||||
#define XSI_HIDE_SYMBOL_SPEC true
|
||||
#include "xsi.h"
|
||||
#include <memory.h>
|
||||
#ifdef __GNUC__
|
||||
#include <stdlib.h>
|
||||
#else
|
||||
#include <malloc.h>
|
||||
#define alloca _alloca
|
||||
#endif
|
||||
static const char *ng0 = "/home/ise/gianni/IEEE754Adder/FullAdderTest.vhd";
|
||||
|
||||
|
||||
|
||||
static void work_a_2258021406_2372691052_p_0(char *t0)
|
||||
{
|
||||
char *t1;
|
||||
char *t2;
|
||||
char *t3;
|
||||
char *t4;
|
||||
char *t5;
|
||||
char *t6;
|
||||
int64 t7;
|
||||
int64 t8;
|
||||
|
||||
LAB0: t1 = (t0 + 3104U);
|
||||
t2 = *((char **)t1);
|
||||
if (t2 == 0)
|
||||
goto LAB2;
|
||||
|
||||
LAB3: goto *t2;
|
||||
|
||||
LAB2: xsi_set_current_line(54, ng0);
|
||||
t2 = (t0 + 3736);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)2;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(55, ng0);
|
||||
t2 = (t0 + 2128U);
|
||||
t3 = *((char **)t2);
|
||||
t7 = *((int64 *)t3);
|
||||
t8 = (t7 / 2);
|
||||
t2 = (t0 + 2912);
|
||||
xsi_process_wait(t2, t8);
|
||||
|
||||
LAB6: *((char **)t1) = &&LAB7;
|
||||
|
||||
LAB1: return;
|
||||
LAB4: xsi_set_current_line(56, ng0);
|
||||
t2 = (t0 + 3736);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)3;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(57, ng0);
|
||||
t2 = (t0 + 2128U);
|
||||
t3 = *((char **)t2);
|
||||
t7 = *((int64 *)t3);
|
||||
t8 = (t7 / 2);
|
||||
t2 = (t0 + 2912);
|
||||
xsi_process_wait(t2, t8);
|
||||
|
||||
LAB10: *((char **)t1) = &&LAB11;
|
||||
goto LAB1;
|
||||
|
||||
LAB5: goto LAB4;
|
||||
|
||||
LAB7: goto LAB5;
|
||||
|
||||
LAB8: goto LAB2;
|
||||
|
||||
LAB9: goto LAB8;
|
||||
|
||||
LAB11: goto LAB9;
|
||||
|
||||
}
|
||||
|
||||
static void work_a_2258021406_2372691052_p_1(char *t0)
|
||||
{
|
||||
char *t1;
|
||||
char *t2;
|
||||
char *t3;
|
||||
char *t4;
|
||||
char *t5;
|
||||
char *t6;
|
||||
int64 t7;
|
||||
|
||||
LAB0: t1 = (t0 + 3352U);
|
||||
t2 = *((char **)t1);
|
||||
if (t2 == 0)
|
||||
goto LAB2;
|
||||
|
||||
LAB3: goto *t2;
|
||||
|
||||
LAB2: xsi_set_current_line(63, ng0);
|
||||
t2 = (t0 + 3800);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)2;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(64, ng0);
|
||||
t2 = (t0 + 3864);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)2;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(65, ng0);
|
||||
t2 = (t0 + 3928);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)2;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(66, ng0);
|
||||
t2 = (t0 + 2128U);
|
||||
t3 = *((char **)t2);
|
||||
t7 = *((int64 *)t3);
|
||||
t2 = (t0 + 3160);
|
||||
xsi_process_wait(t2, t7);
|
||||
|
||||
LAB6: *((char **)t1) = &&LAB7;
|
||||
|
||||
LAB1: return;
|
||||
LAB4: xsi_set_current_line(67, ng0);
|
||||
t2 = (t0 + 3800);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)3;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(68, ng0);
|
||||
t2 = (t0 + 3864);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)2;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(69, ng0);
|
||||
t2 = (t0 + 3928);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)2;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(70, ng0);
|
||||
t2 = (t0 + 2128U);
|
||||
t3 = *((char **)t2);
|
||||
t7 = *((int64 *)t3);
|
||||
t2 = (t0 + 3160);
|
||||
xsi_process_wait(t2, t7);
|
||||
|
||||
LAB10: *((char **)t1) = &&LAB11;
|
||||
goto LAB1;
|
||||
|
||||
LAB5: goto LAB4;
|
||||
|
||||
LAB7: goto LAB5;
|
||||
|
||||
LAB8: xsi_set_current_line(71, ng0);
|
||||
t2 = (t0 + 3800);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)2;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(72, ng0);
|
||||
t2 = (t0 + 3864);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)3;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(73, ng0);
|
||||
t2 = (t0 + 3928);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)2;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(74, ng0);
|
||||
t2 = (t0 + 2128U);
|
||||
t3 = *((char **)t2);
|
||||
t7 = *((int64 *)t3);
|
||||
t2 = (t0 + 3160);
|
||||
xsi_process_wait(t2, t7);
|
||||
|
||||
LAB14: *((char **)t1) = &&LAB15;
|
||||
goto LAB1;
|
||||
|
||||
LAB9: goto LAB8;
|
||||
|
||||
LAB11: goto LAB9;
|
||||
|
||||
LAB12: xsi_set_current_line(75, ng0);
|
||||
t2 = (t0 + 3800);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)2;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(76, ng0);
|
||||
t2 = (t0 + 3864);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)2;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(77, ng0);
|
||||
t2 = (t0 + 3928);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)3;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(78, ng0);
|
||||
t2 = (t0 + 2128U);
|
||||
t3 = *((char **)t2);
|
||||
t7 = *((int64 *)t3);
|
||||
t2 = (t0 + 3160);
|
||||
xsi_process_wait(t2, t7);
|
||||
|
||||
LAB18: *((char **)t1) = &&LAB19;
|
||||
goto LAB1;
|
||||
|
||||
LAB13: goto LAB12;
|
||||
|
||||
LAB15: goto LAB13;
|
||||
|
||||
LAB16: xsi_set_current_line(79, ng0);
|
||||
t2 = (t0 + 3800);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)3;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(80, ng0);
|
||||
t2 = (t0 + 3864);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)3;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(81, ng0);
|
||||
t2 = (t0 + 3928);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)2;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(82, ng0);
|
||||
t2 = (t0 + 2128U);
|
||||
t3 = *((char **)t2);
|
||||
t7 = *((int64 *)t3);
|
||||
t2 = (t0 + 3160);
|
||||
xsi_process_wait(t2, t7);
|
||||
|
||||
LAB22: *((char **)t1) = &&LAB23;
|
||||
goto LAB1;
|
||||
|
||||
LAB17: goto LAB16;
|
||||
|
||||
LAB19: goto LAB17;
|
||||
|
||||
LAB20: xsi_set_current_line(83, ng0);
|
||||
t2 = (t0 + 3800);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)3;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(84, ng0);
|
||||
t2 = (t0 + 3864);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)2;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(85, ng0);
|
||||
t2 = (t0 + 3928);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)3;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(86, ng0);
|
||||
t2 = (t0 + 2128U);
|
||||
t3 = *((char **)t2);
|
||||
t7 = *((int64 *)t3);
|
||||
t2 = (t0 + 3160);
|
||||
xsi_process_wait(t2, t7);
|
||||
|
||||
LAB26: *((char **)t1) = &&LAB27;
|
||||
goto LAB1;
|
||||
|
||||
LAB21: goto LAB20;
|
||||
|
||||
LAB23: goto LAB21;
|
||||
|
||||
LAB24: xsi_set_current_line(87, ng0);
|
||||
t2 = (t0 + 3800);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)2;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(88, ng0);
|
||||
t2 = (t0 + 3864);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)3;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(89, ng0);
|
||||
t2 = (t0 + 3928);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)3;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(90, ng0);
|
||||
t2 = (t0 + 2128U);
|
||||
t3 = *((char **)t2);
|
||||
t7 = *((int64 *)t3);
|
||||
t2 = (t0 + 3160);
|
||||
xsi_process_wait(t2, t7);
|
||||
|
||||
LAB30: *((char **)t1) = &&LAB31;
|
||||
goto LAB1;
|
||||
|
||||
LAB25: goto LAB24;
|
||||
|
||||
LAB27: goto LAB25;
|
||||
|
||||
LAB28: xsi_set_current_line(91, ng0);
|
||||
t2 = (t0 + 3800);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)3;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(92, ng0);
|
||||
t2 = (t0 + 3864);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)3;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(93, ng0);
|
||||
t2 = (t0 + 3928);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)3;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(94, ng0);
|
||||
t2 = (t0 + 2128U);
|
||||
t3 = *((char **)t2);
|
||||
t7 = *((int64 *)t3);
|
||||
t2 = (t0 + 3160);
|
||||
xsi_process_wait(t2, t7);
|
||||
|
||||
LAB34: *((char **)t1) = &&LAB35;
|
||||
goto LAB1;
|
||||
|
||||
LAB29: goto LAB28;
|
||||
|
||||
LAB31: goto LAB29;
|
||||
|
||||
LAB32: goto LAB2;
|
||||
|
||||
LAB33: goto LAB32;
|
||||
|
||||
LAB35: goto LAB33;
|
||||
|
||||
}
|
||||
|
||||
|
||||
extern void work_a_2258021406_2372691052_init()
|
||||
{
|
||||
static char *pe[] = {(void *)work_a_2258021406_2372691052_p_0,(void *)work_a_2258021406_2372691052_p_1};
|
||||
xsi_register_didat("work_a_2258021406_2372691052", "isim/FullAdderTest_isim_beh.exe.sim/work/a_2258021406_2372691052.didat");
|
||||
xsi_register_executes(pe);
|
||||
}
|
||||
Binary file not shown.
Binary file not shown.
BIN
isim/SwapTest_isim_beh.exe.sim/ISimEngine-DesignHierarchy.dbg
Normal file
BIN
isim/SwapTest_isim_beh.exe.sim/ISimEngine-DesignHierarchy.dbg
Normal file
Binary file not shown.
BIN
isim/SwapTest_isim_beh.exe.sim/SwapTest_isim_beh.exe
Normal file
BIN
isim/SwapTest_isim_beh.exe.sim/SwapTest_isim_beh.exe
Normal file
Binary file not shown.
0
isim/SwapTest_isim_beh.exe.sim/isimcrash.log
Normal file
0
isim/SwapTest_isim_beh.exe.sim/isimcrash.log
Normal file
28
isim/SwapTest_isim_beh.exe.sim/isimkernel.log
Normal file
28
isim/SwapTest_isim_beh.exe.sim/isimkernel.log
Normal file
@@ -0,0 +1,28 @@
|
||||
Command line:
|
||||
SwapTest_isim_beh.exe
|
||||
-simmode gui
|
||||
-simrunnum 0
|
||||
-socket 45337
|
||||
|
||||
Tue Aug 27 12:56:25 2019
|
||||
|
||||
|
||||
Elaboration Time: 0.09 sec
|
||||
|
||||
Current Memory Usage: 198.603 Meg
|
||||
|
||||
Total Signals : 11
|
||||
Total Nets : 34
|
||||
Total Signal Drivers : 3
|
||||
Total Blocks : 3
|
||||
Total Primitive Blocks : 2
|
||||
Total Processes : 3
|
||||
Total Traceable Variables : 10
|
||||
Total Scalar Nets and Variables : 396
|
||||
|
||||
Total Simulation Time: 0.11 sec
|
||||
|
||||
Current Memory Usage: 276.201 Meg
|
||||
|
||||
Tue Aug 27 12:56:46 2019
|
||||
|
||||
BIN
isim/SwapTest_isim_beh.exe.sim/netId.dat
Normal file
BIN
isim/SwapTest_isim_beh.exe.sim/netId.dat
Normal file
Binary file not shown.
BIN
isim/SwapTest_isim_beh.exe.sim/tmp_save/_1
Normal file
BIN
isim/SwapTest_isim_beh.exe.sim/tmp_save/_1
Normal file
Binary file not shown.
@@ -0,0 +1,40 @@
|
||||
/**********************************************************************/
|
||||
/* ____ ____ */
|
||||
/* / /\/ / */
|
||||
/* /___/ \ / */
|
||||
/* \ \ \/ */
|
||||
/* \ \ Copyright (c) 2003-2009 Xilinx, Inc. */
|
||||
/* / / All Right Reserved. */
|
||||
/* /---/ /\ */
|
||||
/* \ \ / \ */
|
||||
/* \___\/\___\ */
|
||||
/***********************************************************************/
|
||||
|
||||
#include "xsi.h"
|
||||
|
||||
struct XSI_INFO xsi_info;
|
||||
|
||||
char *IEEE_P_2592010699;
|
||||
char *STD_STANDARD;
|
||||
|
||||
|
||||
int main(int argc, char **argv)
|
||||
{
|
||||
xsi_init_design(argc, argv);
|
||||
xsi_register_info(&xsi_info);
|
||||
|
||||
xsi_register_min_prec_unit(-12);
|
||||
ieee_p_2592010699_init();
|
||||
work_a_2579272516_1004118533_init();
|
||||
work_a_0464846403_2372691052_init();
|
||||
|
||||
|
||||
xsi_register_tops("work_a_0464846403_2372691052");
|
||||
|
||||
IEEE_P_2592010699 = xsi_get_engine_memory("ieee_p_2592010699");
|
||||
xsi_register_ieee_std_logic_1164(IEEE_P_2592010699);
|
||||
STD_STANDARD = xsi_get_engine_memory("std_standard");
|
||||
|
||||
return xsi_run_simulation(argc, argv);
|
||||
|
||||
}
|
||||
Binary file not shown.
157
isim/SwapTest_isim_beh.exe.sim/work/a_0464846403_2372691052.c
Normal file
157
isim/SwapTest_isim_beh.exe.sim/work/a_0464846403_2372691052.c
Normal file
@@ -0,0 +1,157 @@
|
||||
/**********************************************************************/
|
||||
/* ____ ____ */
|
||||
/* / /\/ / */
|
||||
/* /___/ \ / */
|
||||
/* \ \ \/ */
|
||||
/* \ \ Copyright (c) 2003-2009 Xilinx, Inc. */
|
||||
/* / / All Right Reserved. */
|
||||
/* /---/ /\ */
|
||||
/* \ \ / \ */
|
||||
/* \___\/\___\ */
|
||||
/***********************************************************************/
|
||||
|
||||
/* This file is designed for use with ISim build 0xfbc00daa */
|
||||
|
||||
#define XSI_HIDE_SYMBOL_SPEC true
|
||||
#include "xsi.h"
|
||||
#include <memory.h>
|
||||
#ifdef __GNUC__
|
||||
#include <stdlib.h>
|
||||
#else
|
||||
#include <malloc.h>
|
||||
#define alloca _alloca
|
||||
#endif
|
||||
static const char *ng0 = "/home/ise/gianni/IEEE754Adder/SwapTest.vhd";
|
||||
|
||||
|
||||
|
||||
static void work_a_0464846403_2372691052_p_0(char *t0)
|
||||
{
|
||||
char *t1;
|
||||
char *t2;
|
||||
char *t3;
|
||||
char *t4;
|
||||
char *t5;
|
||||
char *t6;
|
||||
int64 t7;
|
||||
int64 t8;
|
||||
|
||||
LAB0: t1 = (t0 + 3104U);
|
||||
t2 = *((char **)t1);
|
||||
if (t2 == 0)
|
||||
goto LAB2;
|
||||
|
||||
LAB3: goto *t2;
|
||||
|
||||
LAB2: xsi_set_current_line(54, ng0);
|
||||
t2 = (t0 + 3736);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)2;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(55, ng0);
|
||||
t2 = (t0 + 2128U);
|
||||
t3 = *((char **)t2);
|
||||
t7 = *((int64 *)t3);
|
||||
t8 = (t7 / 2);
|
||||
t2 = (t0 + 2912);
|
||||
xsi_process_wait(t2, t8);
|
||||
|
||||
LAB6: *((char **)t1) = &&LAB7;
|
||||
|
||||
LAB1: return;
|
||||
LAB4: xsi_set_current_line(56, ng0);
|
||||
t2 = (t0 + 3736);
|
||||
t3 = (t2 + 56U);
|
||||
t4 = *((char **)t3);
|
||||
t5 = (t4 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
*((unsigned char *)t6) = (unsigned char)3;
|
||||
xsi_driver_first_trans_fast(t2);
|
||||
xsi_set_current_line(57, ng0);
|
||||
t2 = (t0 + 2128U);
|
||||
t3 = *((char **)t2);
|
||||
t7 = *((int64 *)t3);
|
||||
t8 = (t7 / 2);
|
||||
t2 = (t0 + 2912);
|
||||
xsi_process_wait(t2, t8);
|
||||
|
||||
LAB10: *((char **)t1) = &&LAB11;
|
||||
goto LAB1;
|
||||
|
||||
LAB5: goto LAB4;
|
||||
|
||||
LAB7: goto LAB5;
|
||||
|
||||
LAB8: goto LAB2;
|
||||
|
||||
LAB9: goto LAB8;
|
||||
|
||||
LAB11: goto LAB9;
|
||||
|
||||
}
|
||||
|
||||
static void work_a_0464846403_2372691052_p_1(char *t0)
|
||||
{
|
||||
char *t1;
|
||||
char *t2;
|
||||
int64 t3;
|
||||
char *t4;
|
||||
int64 t5;
|
||||
|
||||
LAB0: t1 = (t0 + 3352U);
|
||||
t2 = *((char **)t1);
|
||||
if (t2 == 0)
|
||||
goto LAB2;
|
||||
|
||||
LAB3: goto *t2;
|
||||
|
||||
LAB2: xsi_set_current_line(65, ng0);
|
||||
t3 = (100 * 1000LL);
|
||||
t2 = (t0 + 3160);
|
||||
xsi_process_wait(t2, t3);
|
||||
|
||||
LAB6: *((char **)t1) = &&LAB7;
|
||||
|
||||
LAB1: return;
|
||||
LAB4: xsi_set_current_line(67, ng0);
|
||||
t2 = (t0 + 2128U);
|
||||
t4 = *((char **)t2);
|
||||
t3 = *((int64 *)t4);
|
||||
t5 = (t3 * 10);
|
||||
t2 = (t0 + 3160);
|
||||
xsi_process_wait(t2, t5);
|
||||
|
||||
LAB10: *((char **)t1) = &&LAB11;
|
||||
goto LAB1;
|
||||
|
||||
LAB5: goto LAB4;
|
||||
|
||||
LAB7: goto LAB5;
|
||||
|
||||
LAB8: xsi_set_current_line(71, ng0);
|
||||
|
||||
LAB14: *((char **)t1) = &&LAB15;
|
||||
goto LAB1;
|
||||
|
||||
LAB9: goto LAB8;
|
||||
|
||||
LAB11: goto LAB9;
|
||||
|
||||
LAB12: goto LAB2;
|
||||
|
||||
LAB13: goto LAB12;
|
||||
|
||||
LAB15: goto LAB13;
|
||||
|
||||
}
|
||||
|
||||
|
||||
extern void work_a_0464846403_2372691052_init()
|
||||
{
|
||||
static char *pe[] = {(void *)work_a_0464846403_2372691052_p_0,(void *)work_a_0464846403_2372691052_p_1};
|
||||
xsi_register_didat("work_a_0464846403_2372691052", "isim/SwapTest_isim_beh.exe.sim/work/a_0464846403_2372691052.didat");
|
||||
xsi_register_executes(pe);
|
||||
}
|
||||
Binary file not shown.
Binary file not shown.
207
isim/SwapTest_isim_beh.exe.sim/work/a_2579272516_1004118533.c
Normal file
207
isim/SwapTest_isim_beh.exe.sim/work/a_2579272516_1004118533.c
Normal file
@@ -0,0 +1,207 @@
|
||||
/**********************************************************************/
|
||||
/* ____ ____ */
|
||||
/* / /\/ / */
|
||||
/* /___/ \ / */
|
||||
/* \ \ \/ */
|
||||
/* \ \ Copyright (c) 2003-2009 Xilinx, Inc. */
|
||||
/* / / All Right Reserved. */
|
||||
/* /---/ /\ */
|
||||
/* \ \ / \ */
|
||||
/* \___\/\___\ */
|
||||
/***********************************************************************/
|
||||
|
||||
/* This file is designed for use with ISim build 0xfbc00daa */
|
||||
|
||||
#define XSI_HIDE_SYMBOL_SPEC true
|
||||
#include "xsi.h"
|
||||
#include <memory.h>
|
||||
#ifdef __GNUC__
|
||||
#include <stdlib.h>
|
||||
#else
|
||||
#include <malloc.h>
|
||||
#define alloca _alloca
|
||||
#endif
|
||||
static const char *ng0 = "/home/ise/gianni/IEEE754Adder/Swap.vhd";
|
||||
extern char *IEEE_P_2592010699;
|
||||
|
||||
unsigned char ieee_p_2592010699_sub_3488546069778340532_503743352(char *, unsigned char , unsigned char );
|
||||
unsigned char ieee_p_2592010699_sub_3488768496604610246_503743352(char *, unsigned char , unsigned char );
|
||||
unsigned char ieee_p_2592010699_sub_374109322130769762_503743352(char *, unsigned char );
|
||||
|
||||
|
||||
static void work_a_2579272516_1004118533_p_0(char *t0)
|
||||
{
|
||||
int t1;
|
||||
char *t2;
|
||||
char *t3;
|
||||
int t4;
|
||||
int t5;
|
||||
char *t6;
|
||||
char *t7;
|
||||
unsigned char t8;
|
||||
unsigned char t9;
|
||||
char *t10;
|
||||
int t11;
|
||||
int t12;
|
||||
unsigned int t13;
|
||||
unsigned int t14;
|
||||
unsigned int t15;
|
||||
char *t16;
|
||||
unsigned char t17;
|
||||
unsigned char t18;
|
||||
char *t19;
|
||||
char *t20;
|
||||
unsigned char t21;
|
||||
char *t22;
|
||||
int t23;
|
||||
int t24;
|
||||
unsigned int t25;
|
||||
unsigned int t26;
|
||||
unsigned int t27;
|
||||
char *t28;
|
||||
unsigned char t29;
|
||||
unsigned char t30;
|
||||
unsigned char t31;
|
||||
char *t32;
|
||||
int t33;
|
||||
int t34;
|
||||
unsigned int t35;
|
||||
unsigned int t36;
|
||||
unsigned int t37;
|
||||
char *t38;
|
||||
char *t39;
|
||||
char *t40;
|
||||
char *t41;
|
||||
char *t42;
|
||||
|
||||
LAB0: xsi_set_current_line(18, ng0);
|
||||
t1 = (8 - 1);
|
||||
t2 = (t0 + 5109);
|
||||
*((int *)t2) = t1;
|
||||
t3 = (t0 + 5113);
|
||||
*((int *)t3) = 0;
|
||||
t4 = t1;
|
||||
t5 = 0;
|
||||
|
||||
LAB2: if (t4 >= t5)
|
||||
goto LAB3;
|
||||
|
||||
LAB5: t2 = (t0 + 3264);
|
||||
*((int *)t2) = 1;
|
||||
|
||||
LAB1: return;
|
||||
LAB3: xsi_set_current_line(20, ng0);
|
||||
t6 = (t0 + 1352U);
|
||||
t7 = *((char **)t6);
|
||||
t8 = *((unsigned char *)t7);
|
||||
t9 = ieee_p_2592010699_sub_374109322130769762_503743352(IEEE_P_2592010699, t8);
|
||||
t6 = (t0 + 1032U);
|
||||
t10 = *((char **)t6);
|
||||
t6 = (t0 + 5109);
|
||||
t11 = *((int *)t6);
|
||||
t12 = (t11 - 7);
|
||||
t13 = (t12 * -1);
|
||||
xsi_vhdl_check_range_of_index(7, 0, -1, *((int *)t6));
|
||||
t14 = (1U * t13);
|
||||
t15 = (0 + t14);
|
||||
t16 = (t10 + t15);
|
||||
t17 = *((unsigned char *)t16);
|
||||
t18 = ieee_p_2592010699_sub_3488768496604610246_503743352(IEEE_P_2592010699, t9, t17);
|
||||
t19 = (t0 + 1352U);
|
||||
t20 = *((char **)t19);
|
||||
t21 = *((unsigned char *)t20);
|
||||
t19 = (t0 + 1192U);
|
||||
t22 = *((char **)t19);
|
||||
t19 = (t0 + 5109);
|
||||
t23 = *((int *)t19);
|
||||
t24 = (t23 - 7);
|
||||
t25 = (t24 * -1);
|
||||
xsi_vhdl_check_range_of_index(7, 0, -1, *((int *)t19));
|
||||
t26 = (1U * t25);
|
||||
t27 = (0 + t26);
|
||||
t28 = (t22 + t27);
|
||||
t29 = *((unsigned char *)t28);
|
||||
t30 = ieee_p_2592010699_sub_3488768496604610246_503743352(IEEE_P_2592010699, t21, t29);
|
||||
t31 = ieee_p_2592010699_sub_3488546069778340532_503743352(IEEE_P_2592010699, t18, t30);
|
||||
t32 = (t0 + 5109);
|
||||
t33 = *((int *)t32);
|
||||
t34 = (t33 - 7);
|
||||
t35 = (t34 * -1);
|
||||
t36 = (1 * t35);
|
||||
t37 = (0U + t36);
|
||||
t38 = (t0 + 3344);
|
||||
t39 = (t38 + 56U);
|
||||
t40 = *((char **)t39);
|
||||
t41 = (t40 + 56U);
|
||||
t42 = *((char **)t41);
|
||||
*((unsigned char *)t42) = t31;
|
||||
xsi_driver_first_trans_delta(t38, t37, 1, 0LL);
|
||||
xsi_set_current_line(21, ng0);
|
||||
t2 = (t0 + 1352U);
|
||||
t3 = *((char **)t2);
|
||||
t8 = *((unsigned char *)t3);
|
||||
t9 = ieee_p_2592010699_sub_374109322130769762_503743352(IEEE_P_2592010699, t8);
|
||||
t2 = (t0 + 1192U);
|
||||
t6 = *((char **)t2);
|
||||
t2 = (t0 + 5109);
|
||||
t1 = *((int *)t2);
|
||||
t11 = (t1 - 7);
|
||||
t13 = (t11 * -1);
|
||||
xsi_vhdl_check_range_of_index(7, 0, -1, *((int *)t2));
|
||||
t14 = (1U * t13);
|
||||
t15 = (0 + t14);
|
||||
t7 = (t6 + t15);
|
||||
t17 = *((unsigned char *)t7);
|
||||
t18 = ieee_p_2592010699_sub_3488768496604610246_503743352(IEEE_P_2592010699, t9, t17);
|
||||
t10 = (t0 + 1352U);
|
||||
t16 = *((char **)t10);
|
||||
t21 = *((unsigned char *)t16);
|
||||
t10 = (t0 + 1032U);
|
||||
t19 = *((char **)t10);
|
||||
t10 = (t0 + 5109);
|
||||
t12 = *((int *)t10);
|
||||
t23 = (t12 - 7);
|
||||
t25 = (t23 * -1);
|
||||
xsi_vhdl_check_range_of_index(7, 0, -1, *((int *)t10));
|
||||
t26 = (1U * t25);
|
||||
t27 = (0 + t26);
|
||||
t20 = (t19 + t27);
|
||||
t29 = *((unsigned char *)t20);
|
||||
t30 = ieee_p_2592010699_sub_3488768496604610246_503743352(IEEE_P_2592010699, t21, t29);
|
||||
t31 = ieee_p_2592010699_sub_3488546069778340532_503743352(IEEE_P_2592010699, t18, t30);
|
||||
t22 = (t0 + 5109);
|
||||
t24 = *((int *)t22);
|
||||
t33 = (t24 - 7);
|
||||
t35 = (t33 * -1);
|
||||
t36 = (1 * t35);
|
||||
t37 = (0U + t36);
|
||||
t28 = (t0 + 3408);
|
||||
t32 = (t28 + 56U);
|
||||
t38 = *((char **)t32);
|
||||
t39 = (t38 + 56U);
|
||||
t40 = *((char **)t39);
|
||||
*((unsigned char *)t40) = t31;
|
||||
xsi_driver_first_trans_delta(t28, t37, 1, 0LL);
|
||||
|
||||
LAB4: t2 = (t0 + 5109);
|
||||
t4 = *((int *)t2);
|
||||
t3 = (t0 + 5113);
|
||||
t5 = *((int *)t3);
|
||||
if (t4 == t5)
|
||||
goto LAB5;
|
||||
|
||||
LAB6: t1 = (t4 + -1);
|
||||
t4 = t1;
|
||||
t6 = (t0 + 5109);
|
||||
*((int *)t6) = t4;
|
||||
goto LAB2;
|
||||
|
||||
}
|
||||
|
||||
|
||||
extern void work_a_2579272516_1004118533_init()
|
||||
{
|
||||
static char *pe[] = {(void *)work_a_2579272516_1004118533_p_0};
|
||||
xsi_register_didat("work_a_2579272516_1004118533", "isim/SwapTest_isim_beh.exe.sim/work/a_2579272516_1004118533.didat");
|
||||
xsi_register_executes(pe);
|
||||
}
|
||||
Binary file not shown.
Binary file not shown.
BIN
isim/TypeCheck_isim_beh.exe.sim/ISimEngine-DesignHierarchy.dbg
Normal file
BIN
isim/TypeCheck_isim_beh.exe.sim/ISimEngine-DesignHierarchy.dbg
Normal file
Binary file not shown.
BIN
isim/TypeCheck_isim_beh.exe.sim/TypeCheck_isim_beh.exe
Normal file
BIN
isim/TypeCheck_isim_beh.exe.sim/TypeCheck_isim_beh.exe
Normal file
Binary file not shown.
0
isim/TypeCheck_isim_beh.exe.sim/isimcrash.log
Normal file
0
isim/TypeCheck_isim_beh.exe.sim/isimcrash.log
Normal file
28
isim/TypeCheck_isim_beh.exe.sim/isimkernel.log
Normal file
28
isim/TypeCheck_isim_beh.exe.sim/isimkernel.log
Normal file
@@ -0,0 +1,28 @@
|
||||
Command line:
|
||||
TypeCheck_isim_beh.exe
|
||||
-simmode gui
|
||||
-simrunnum 0
|
||||
-socket 60560
|
||||
|
||||
Tue Aug 27 12:53:49 2019
|
||||
|
||||
|
||||
Elaboration Time: 0.14 sec
|
||||
|
||||
Current Memory Usage: 198.603 Meg
|
||||
|
||||
Total Signals : 7
|
||||
Total Nets : 67
|
||||
Total Signal Drivers : 6
|
||||
Total Blocks : 2
|
||||
Total Primitive Blocks : 2
|
||||
Total Processes : 6
|
||||
Total Traceable Variables : 8
|
||||
Total Scalar Nets and Variables : 427
|
||||
|
||||
Total Simulation Time: 0.15 sec
|
||||
|
||||
Current Memory Usage: 276.201 Meg
|
||||
|
||||
Tue Aug 27 12:53:56 2019
|
||||
|
||||
BIN
isim/TypeCheck_isim_beh.exe.sim/netId.dat
Normal file
BIN
isim/TypeCheck_isim_beh.exe.sim/netId.dat
Normal file
Binary file not shown.
BIN
isim/TypeCheck_isim_beh.exe.sim/tmp_save/_1
Normal file
BIN
isim/TypeCheck_isim_beh.exe.sim/tmp_save/_1
Normal file
Binary file not shown.
@@ -0,0 +1,39 @@
|
||||
/**********************************************************************/
|
||||
/* ____ ____ */
|
||||
/* / /\/ / */
|
||||
/* /___/ \ / */
|
||||
/* \ \ \/ */
|
||||
/* \ \ Copyright (c) 2003-2009 Xilinx, Inc. */
|
||||
/* / / All Right Reserved. */
|
||||
/* /---/ /\ */
|
||||
/* \ \ / \ */
|
||||
/* \___\/\___\ */
|
||||
/***********************************************************************/
|
||||
|
||||
#include "xsi.h"
|
||||
|
||||
struct XSI_INFO xsi_info;
|
||||
|
||||
char *IEEE_P_2592010699;
|
||||
char *STD_STANDARD;
|
||||
|
||||
|
||||
int main(int argc, char **argv)
|
||||
{
|
||||
xsi_init_design(argc, argv);
|
||||
xsi_register_info(&xsi_info);
|
||||
|
||||
xsi_register_min_prec_unit(-12);
|
||||
ieee_p_2592010699_init();
|
||||
work_a_4228824053_1272247069_init();
|
||||
|
||||
|
||||
xsi_register_tops("work_a_4228824053_1272247069");
|
||||
|
||||
IEEE_P_2592010699 = xsi_get_engine_memory("ieee_p_2592010699");
|
||||
xsi_register_ieee_std_logic_1164(IEEE_P_2592010699);
|
||||
STD_STANDARD = xsi_get_engine_memory("std_standard");
|
||||
|
||||
return xsi_run_simulation(argc, argv);
|
||||
|
||||
}
|
||||
Binary file not shown.
368
isim/TypeCheck_isim_beh.exe.sim/work/a_4228824053_1272247069.c
Normal file
368
isim/TypeCheck_isim_beh.exe.sim/work/a_4228824053_1272247069.c
Normal file
@@ -0,0 +1,368 @@
|
||||
/**********************************************************************/
|
||||
/* ____ ____ */
|
||||
/* / /\/ / */
|
||||
/* /___/ \ / */
|
||||
/* \ \ \/ */
|
||||
/* \ \ Copyright (c) 2003-2009 Xilinx, Inc. */
|
||||
/* / / All Right Reserved. */
|
||||
/* /---/ /\ */
|
||||
/* \ \ / \ */
|
||||
/* \___\/\___\ */
|
||||
/***********************************************************************/
|
||||
|
||||
/* This file is designed for use with ISim build 0xfbc00daa */
|
||||
|
||||
#define XSI_HIDE_SYMBOL_SPEC true
|
||||
#include "xsi.h"
|
||||
#include <memory.h>
|
||||
#ifdef __GNUC__
|
||||
#include <stdlib.h>
|
||||
#else
|
||||
#include <malloc.h>
|
||||
#define alloca _alloca
|
||||
#endif
|
||||
static const char *ng0 = "/home/ise/gianni/IEEE754Adder/TypeCheck.vhd";
|
||||
extern char *IEEE_P_2592010699;
|
||||
|
||||
unsigned char ieee_p_2592010699_sub_3488546069778340532_503743352(char *, unsigned char , unsigned char );
|
||||
unsigned char ieee_p_2592010699_sub_3488768496604610246_503743352(char *, unsigned char , unsigned char );
|
||||
unsigned char ieee_p_2592010699_sub_374109322130769762_503743352(char *, unsigned char );
|
||||
|
||||
|
||||
static void work_a_4228824053_1272247069_p_0(char *t0)
|
||||
{
|
||||
char *t1;
|
||||
char *t2;
|
||||
unsigned int t3;
|
||||
unsigned int t4;
|
||||
unsigned int t5;
|
||||
char *t6;
|
||||
char *t7;
|
||||
char *t8;
|
||||
char *t9;
|
||||
char *t10;
|
||||
char *t11;
|
||||
|
||||
LAB0: xsi_set_current_line(17, ng0);
|
||||
|
||||
LAB3: t1 = (t0 + 1032U);
|
||||
t2 = *((char **)t1);
|
||||
t3 = (31 - 30);
|
||||
t4 = (t3 * 1U);
|
||||
t5 = (0 + t4);
|
||||
t1 = (t2 + t5);
|
||||
t6 = (t0 + 5104);
|
||||
t7 = (t6 + 56U);
|
||||
t8 = *((char **)t7);
|
||||
t9 = (t8 + 56U);
|
||||
t10 = *((char **)t9);
|
||||
memcpy(t10, t1, 8U);
|
||||
xsi_driver_first_trans_fast(t6);
|
||||
|
||||
LAB2: t11 = (t0 + 4944);
|
||||
*((int *)t11) = 1;
|
||||
|
||||
LAB1: return;
|
||||
LAB4: goto LAB2;
|
||||
|
||||
}
|
||||
|
||||
static void work_a_4228824053_1272247069_p_1(char *t0)
|
||||
{
|
||||
char *t1;
|
||||
char *t2;
|
||||
unsigned int t3;
|
||||
unsigned int t4;
|
||||
unsigned int t5;
|
||||
char *t6;
|
||||
char *t7;
|
||||
char *t8;
|
||||
char *t9;
|
||||
char *t10;
|
||||
char *t11;
|
||||
|
||||
LAB0: xsi_set_current_line(18, ng0);
|
||||
|
||||
LAB3: t1 = (t0 + 1032U);
|
||||
t2 = *((char **)t1);
|
||||
t3 = (31 - 22);
|
||||
t4 = (t3 * 1U);
|
||||
t5 = (0 + t4);
|
||||
t1 = (t2 + t5);
|
||||
t6 = (t0 + 5168);
|
||||
t7 = (t6 + 56U);
|
||||
t8 = *((char **)t7);
|
||||
t9 = (t8 + 56U);
|
||||
t10 = *((char **)t9);
|
||||
memcpy(t10, t1, 23U);
|
||||
xsi_driver_first_trans_fast(t6);
|
||||
|
||||
LAB2: t11 = (t0 + 4960);
|
||||
*((int *)t11) = 1;
|
||||
|
||||
LAB1: return;
|
||||
LAB4: goto LAB2;
|
||||
|
||||
}
|
||||
|
||||
static void work_a_4228824053_1272247069_p_2(char *t0)
|
||||
{
|
||||
char *t1;
|
||||
char *t2;
|
||||
int t3;
|
||||
int t4;
|
||||
char *t5;
|
||||
char *t6;
|
||||
unsigned char t7;
|
||||
char *t8;
|
||||
int t9;
|
||||
int t10;
|
||||
unsigned int t11;
|
||||
unsigned int t12;
|
||||
unsigned int t13;
|
||||
char *t14;
|
||||
unsigned char t15;
|
||||
unsigned char t16;
|
||||
char *t17;
|
||||
char *t18;
|
||||
|
||||
LAB0: xsi_set_current_line(23, ng0);
|
||||
t1 = (t0 + 2288U);
|
||||
t2 = *((char **)t1);
|
||||
t1 = (t2 + 0);
|
||||
*((unsigned char *)t1) = (unsigned char)3;
|
||||
xsi_set_current_line(24, ng0);
|
||||
t1 = (t0 + 7635);
|
||||
*((int *)t1) = 7;
|
||||
t2 = (t0 + 7639);
|
||||
*((int *)t2) = 0;
|
||||
t3 = 7;
|
||||
t4 = 0;
|
||||
|
||||
LAB2: if (t3 >= t4)
|
||||
goto LAB3;
|
||||
|
||||
LAB5: xsi_set_current_line(27, ng0);
|
||||
t1 = (t0 + 2288U);
|
||||
t2 = *((char **)t1);
|
||||
t7 = *((unsigned char *)t2);
|
||||
t1 = (t0 + 5232);
|
||||
t5 = (t1 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
t8 = (t6 + 56U);
|
||||
t14 = *((char **)t8);
|
||||
*((unsigned char *)t14) = t7;
|
||||
xsi_driver_first_trans_fast(t1);
|
||||
t1 = (t0 + 4976);
|
||||
*((int *)t1) = 1;
|
||||
|
||||
LAB1: return;
|
||||
LAB3: xsi_set_current_line(25, ng0);
|
||||
t5 = (t0 + 2288U);
|
||||
t6 = *((char **)t5);
|
||||
t7 = *((unsigned char *)t6);
|
||||
t5 = (t0 + 1512U);
|
||||
t8 = *((char **)t5);
|
||||
t5 = (t0 + 7635);
|
||||
t9 = *((int *)t5);
|
||||
t10 = (t9 - 7);
|
||||
t11 = (t10 * -1);
|
||||
t12 = (1U * t11);
|
||||
t13 = (0 + t12);
|
||||
t14 = (t8 + t13);
|
||||
t15 = *((unsigned char *)t14);
|
||||
t16 = ieee_p_2592010699_sub_3488768496604610246_503743352(IEEE_P_2592010699, t7, t15);
|
||||
t17 = (t0 + 2288U);
|
||||
t18 = *((char **)t17);
|
||||
t17 = (t18 + 0);
|
||||
*((unsigned char *)t17) = t16;
|
||||
|
||||
LAB4: t1 = (t0 + 7635);
|
||||
t3 = *((int *)t1);
|
||||
t2 = (t0 + 7639);
|
||||
t4 = *((int *)t2);
|
||||
if (t3 == t4)
|
||||
goto LAB5;
|
||||
|
||||
LAB6: t9 = (t3 + -1);
|
||||
t3 = t9;
|
||||
t5 = (t0 + 7635);
|
||||
*((int *)t5) = t3;
|
||||
goto LAB2;
|
||||
|
||||
}
|
||||
|
||||
static void work_a_4228824053_1272247069_p_3(char *t0)
|
||||
{
|
||||
char *t1;
|
||||
char *t2;
|
||||
int t3;
|
||||
int t4;
|
||||
char *t5;
|
||||
char *t6;
|
||||
unsigned char t7;
|
||||
char *t8;
|
||||
int t9;
|
||||
int t10;
|
||||
unsigned int t11;
|
||||
unsigned int t12;
|
||||
unsigned int t13;
|
||||
char *t14;
|
||||
unsigned char t15;
|
||||
unsigned char t16;
|
||||
char *t17;
|
||||
char *t18;
|
||||
|
||||
LAB0: xsi_set_current_line(33, ng0);
|
||||
t1 = (t0 + 2408U);
|
||||
t2 = *((char **)t1);
|
||||
t1 = (t2 + 0);
|
||||
*((unsigned char *)t1) = (unsigned char)2;
|
||||
xsi_set_current_line(34, ng0);
|
||||
t1 = (t0 + 7643);
|
||||
*((int *)t1) = 22;
|
||||
t2 = (t0 + 7647);
|
||||
*((int *)t2) = 0;
|
||||
t3 = 22;
|
||||
t4 = 0;
|
||||
|
||||
LAB2: if (t3 >= t4)
|
||||
goto LAB3;
|
||||
|
||||
LAB5: xsi_set_current_line(37, ng0);
|
||||
t1 = (t0 + 2408U);
|
||||
t2 = *((char **)t1);
|
||||
t7 = *((unsigned char *)t2);
|
||||
t1 = (t0 + 5296);
|
||||
t5 = (t1 + 56U);
|
||||
t6 = *((char **)t5);
|
||||
t8 = (t6 + 56U);
|
||||
t14 = *((char **)t8);
|
||||
*((unsigned char *)t14) = t7;
|
||||
xsi_driver_first_trans_fast(t1);
|
||||
t1 = (t0 + 4992);
|
||||
*((int *)t1) = 1;
|
||||
|
||||
LAB1: return;
|
||||
LAB3: xsi_set_current_line(35, ng0);
|
||||
t5 = (t0 + 2408U);
|
||||
t6 = *((char **)t5);
|
||||
t7 = *((unsigned char *)t6);
|
||||
t5 = (t0 + 1672U);
|
||||
t8 = *((char **)t5);
|
||||
t5 = (t0 + 7643);
|
||||
t9 = *((int *)t5);
|
||||
t10 = (t9 - 22);
|
||||
t11 = (t10 * -1);
|
||||
t12 = (1U * t11);
|
||||
t13 = (0 + t12);
|
||||
t14 = (t8 + t13);
|
||||
t15 = *((unsigned char *)t14);
|
||||
t16 = ieee_p_2592010699_sub_3488546069778340532_503743352(IEEE_P_2592010699, t7, t15);
|
||||
t17 = (t0 + 2408U);
|
||||
t18 = *((char **)t17);
|
||||
t17 = (t18 + 0);
|
||||
*((unsigned char *)t17) = t16;
|
||||
|
||||
LAB4: t1 = (t0 + 7643);
|
||||
t3 = *((int *)t1);
|
||||
t2 = (t0 + 7647);
|
||||
t4 = *((int *)t2);
|
||||
if (t3 == t4)
|
||||
goto LAB5;
|
||||
|
||||
LAB6: t9 = (t3 + -1);
|
||||
t3 = t9;
|
||||
t5 = (t0 + 7643);
|
||||
*((int *)t5) = t3;
|
||||
goto LAB2;
|
||||
|
||||
}
|
||||
|
||||
static void work_a_4228824053_1272247069_p_4(char *t0)
|
||||
{
|
||||
char *t1;
|
||||
char *t2;
|
||||
unsigned char t3;
|
||||
char *t4;
|
||||
unsigned char t5;
|
||||
unsigned char t6;
|
||||
char *t7;
|
||||
char *t8;
|
||||
char *t9;
|
||||
char *t10;
|
||||
char *t11;
|
||||
|
||||
LAB0: xsi_set_current_line(40, ng0);
|
||||
|
||||
LAB3: t1 = (t0 + 1832U);
|
||||
t2 = *((char **)t1);
|
||||
t3 = *((unsigned char *)t2);
|
||||
t1 = (t0 + 1992U);
|
||||
t4 = *((char **)t1);
|
||||
t5 = *((unsigned char *)t4);
|
||||
t6 = ieee_p_2592010699_sub_3488768496604610246_503743352(IEEE_P_2592010699, t3, t5);
|
||||
t1 = (t0 + 5360);
|
||||
t7 = (t1 + 56U);
|
||||
t8 = *((char **)t7);
|
||||
t9 = (t8 + 56U);
|
||||
t10 = *((char **)t9);
|
||||
*((unsigned char *)t10) = t6;
|
||||
xsi_driver_first_trans_fast_port(t1);
|
||||
|
||||
LAB2: t11 = (t0 + 5008);
|
||||
*((int *)t11) = 1;
|
||||
|
||||
LAB1: return;
|
||||
LAB4: goto LAB2;
|
||||
|
||||
}
|
||||
|
||||
static void work_a_4228824053_1272247069_p_5(char *t0)
|
||||
{
|
||||
char *t1;
|
||||
char *t2;
|
||||
unsigned char t3;
|
||||
char *t4;
|
||||
unsigned char t5;
|
||||
unsigned char t6;
|
||||
unsigned char t7;
|
||||
char *t8;
|
||||
char *t9;
|
||||
char *t10;
|
||||
char *t11;
|
||||
char *t12;
|
||||
|
||||
LAB0: xsi_set_current_line(41, ng0);
|
||||
|
||||
LAB3: t1 = (t0 + 1832U);
|
||||
t2 = *((char **)t1);
|
||||
t3 = *((unsigned char *)t2);
|
||||
t1 = (t0 + 1992U);
|
||||
t4 = *((char **)t1);
|
||||
t5 = *((unsigned char *)t4);
|
||||
t6 = ieee_p_2592010699_sub_374109322130769762_503743352(IEEE_P_2592010699, t5);
|
||||
t7 = ieee_p_2592010699_sub_3488768496604610246_503743352(IEEE_P_2592010699, t3, t6);
|
||||
t1 = (t0 + 5424);
|
||||
t8 = (t1 + 56U);
|
||||
t9 = *((char **)t8);
|
||||
t10 = (t9 + 56U);
|
||||
t11 = *((char **)t10);
|
||||
*((unsigned char *)t11) = t7;
|
||||
xsi_driver_first_trans_fast_port(t1);
|
||||
|
||||
LAB2: t12 = (t0 + 5024);
|
||||
*((int *)t12) = 1;
|
||||
|
||||
LAB1: return;
|
||||
LAB4: goto LAB2;
|
||||
|
||||
}
|
||||
|
||||
|
||||
extern void work_a_4228824053_1272247069_init()
|
||||
{
|
||||
static char *pe[] = {(void *)work_a_4228824053_1272247069_p_0,(void *)work_a_4228824053_1272247069_p_1,(void *)work_a_4228824053_1272247069_p_2,(void *)work_a_4228824053_1272247069_p_3,(void *)work_a_4228824053_1272247069_p_4,(void *)work_a_4228824053_1272247069_p_5};
|
||||
xsi_register_didat("work_a_4228824053_1272247069", "isim/TypeCheck_isim_beh.exe.sim/work/a_4228824053_1272247069.didat");
|
||||
xsi_register_executes(pe);
|
||||
}
|
||||
Binary file not shown.
Binary file not shown.
@@ -2,14 +2,14 @@
|
||||
<xtag-section name="ISimStatistics">
|
||||
<TR ALIGN=CENTER BGCOLOR='#99CCFF'><TD COLSPAN=1><B>ISim Statistics</B></TD></TR>
|
||||
<TR><TD><xtag-isim-property-name>Xilinx HDL Libraries Used</xtag-isim-property-name>=<xtag-isim-property-value>ieee</xtag-isim-property-value></TD></TR>
|
||||
<TR><TD><xtag-isim-property-name>Fuse Resource Usage</xtag-isim-property-name>=<xtag-isim-property-value>2590 ms, 103952 KB</xtag-isim-property-value></TD></TR>
|
||||
<TR><TD><xtag-isim-property-name>Fuse Resource Usage</xtag-isim-property-name>=<xtag-isim-property-value>2640 ms, 103940 KB</xtag-isim-property-value></TD></TR>
|
||||
|
||||
<TR><TD><xtag-isim-property-name>Total Signals</xtag-isim-property-name>=<xtag-isim-property-value>9</xtag-isim-property-value></TD></TR>
|
||||
<TR><TD><xtag-isim-property-name>Total Nets</xtag-isim-property-name>=<xtag-isim-property-value>34</xtag-isim-property-value></TD></TR>
|
||||
<TR><TD><xtag-isim-property-name>Total Signals</xtag-isim-property-name>=<xtag-isim-property-value>11</xtag-isim-property-value></TD></TR>
|
||||
<TR><TD><xtag-isim-property-name>Total Nets</xtag-isim-property-name>=<xtag-isim-property-value>6</xtag-isim-property-value></TD></TR>
|
||||
<TR><TD><xtag-isim-property-name>Total Blocks</xtag-isim-property-name>=<xtag-isim-property-value>3</xtag-isim-property-value></TD></TR>
|
||||
<TR><TD><xtag-isim-property-name>Total Processes</xtag-isim-property-name>=<xtag-isim-property-value>5</xtag-isim-property-value></TD></TR>
|
||||
<TR><TD><xtag-isim-property-name>Total Processes</xtag-isim-property-name>=<xtag-isim-property-value>4</xtag-isim-property-value></TD></TR>
|
||||
<TR><TD><xtag-isim-property-name>Total Simulation Time</xtag-isim-property-name>=<xtag-isim-property-value>1 us</xtag-isim-property-value></TD></TR>
|
||||
<TR><TD><xtag-isim-property-name>Simulation Resource Usage</xtag-isim-property-name>=<xtag-isim-property-value>0.13 sec, 275152 KB</xtag-isim-property-value></TD></TR>
|
||||
<TR><TD><xtag-isim-property-name>Simulation Resource Usage</xtag-isim-property-name>=<xtag-isim-property-value>0.15 sec, 275152 KB</xtag-isim-property-value></TD></TR>
|
||||
<TR><TD><xtag-isim-property-name>Simulation Mode</xtag-isim-property-name>=<xtag-isim-property-value>gui</xtag-isim-property-value></TD></TR>
|
||||
<TR><TD><xtag-isim-property-name>Hardware CoSim</xtag-isim-property-name>=<xtag-isim-property-value>0</xtag-isim-property-value></TD></TR>
|
||||
</xtag-section>
|
||||
|
||||
Binary file not shown.
BIN
isim/temp/fulladder.vdb
Normal file
BIN
isim/temp/fulladder.vdb
Normal file
Binary file not shown.
BIN
isim/temp/fulladdertest.vdb
Normal file
BIN
isim/temp/fulladdertest.vdb
Normal file
Binary file not shown.
BIN
isim/temp/swap.vdb
Normal file
BIN
isim/temp/swap.vdb
Normal file
Binary file not shown.
BIN
isim/temp/swaptest.vdb
Normal file
BIN
isim/temp/swaptest.vdb
Normal file
Binary file not shown.
Binary file not shown.
Binary file not shown.
Binary file not shown.
BIN
isim/work/fulladder.vdb
Normal file
BIN
isim/work/fulladder.vdb
Normal file
Binary file not shown.
BIN
isim/work/fulladdertest.vdb
Normal file
BIN
isim/work/fulladdertest.vdb
Normal file
Binary file not shown.
Reference in New Issue
Block a user